

## Digital Modules for Boundary Scan Parallel I/O Access

# Model: BSPI0-78TTLU



#### **Features**

- 78 LVTTL I/O channels for logic drive and sense
- High reliability DIN41612 I/O connector
- Reliable screw lock brackets
- Size 122mm X 70mm
- I/O organized in 3 segments of 26 pins each
- 96 bit Boundary-scan Register Length
- Each segment can be independently bypassed
- Medium-speed 10MHz TCK for high reliability at the best cost/performance ratio
- · Each pin is independently programmable for sense, drive, bi-directional, and tri-state operation
- Fully-compatible JTAG/IEEE 1149.1 Test Access Port (TAP)
- Drives 3.3V logic, 5V tolerant
- Operating power 3.3V
- Fast, Low impedance, unprotected I/O channel driver can be used as a clock signal (fast I/O drivers, at low impedance, without protection, can be used as clock signals)
- Optional LVDS TCK interface can be used in large fixtures to avoid noise and skew problems.

#### **General Description**

The BSPIO-78TTLU provides bi-directional parallel-scan access to up to 78 TTL electrical nodes for the driving and sensing of logic values. This module increases the effectiveness of boundary-scan testing, enabling verification of all board connectors and within logic clusters. The BSPIO-78TTLU is available in two versions, both of them compatible with the standard DIN41612 female connectors in a test fixture. One version, the BSPIO-78TTLU-A1, is primarily intended for test fixtures with few BSPIOs, and contains a standard TTL interface on the TAP's TCK signal. This module facilitates boundary-scan interconnection testing using direct connection to the JTAG/IEEE 1149.1 Test Access Port (TAP). The other version, the BSPIO-78TTLU-A2, is intended for test fixtures with many BSPIOs and contains a balanced LVDS interface on the TAP's TCK signal. This module facilitates boundary-scan interconnection to a JTAG/IEEE 1149.1 TAP.

#### **Functional Description**

Test and programming application development tools from JTAG Technologies support automatic integration of the BSPIO-78TTLU with the target board design by adapter file. This allows the inputs and outputs of the BSPIO-78TTLU to be driven and sensed via boundary-scan, thereby providing increased scan access to the target. The 78 channels of the BSPIO are grouped into three segments of 26 I/Os, each with its own boundary scan device, capable of operating at a 10 MHz TCK clock rate. Data is shifted in and out of all three segments in series. Each of the three segments may be placed into BYPASS mode, in which case scan data is shifted through the scan register of the segments that are used and the BYPASS registers in the other segments.

The TAP interface available on the DIN41612 connector is the actual test access port for the module. It can be used to daisy-chain the module to other BSPIO-78TTLU modules or to scan chain on the target board.



Fig.1 Use of the BSPIO-TTL78U on the Test Fixture

#### **Specifications**

| Length of<br>ID Register                          | 32 bits per segment                                  |
|---------------------------------------------------|------------------------------------------------------|
| Length of Boundary-scan<br>Register               | 96 bits per segment,<br>3 segments                   |
| Maximum Shift Frequency                           | 10MHz                                                |
| I/O Channels (3 segments,<br>26 I/0 each segment) | Input, output, bi-directional tri-state              |
| Power Consumption                                 | typ<40mA, max depending<br>on the target IOH and IOL |

### **DC Operating Conditions**

| Parallel I/O as Inputs | Vi∟<0.8V Viн>2.0V 5V tolerant,<br>IiN < 10 µA |
|------------------------|-----------------------------------------------|
| Parallel I/O as        | IoL<8 mA, Ioн<8 mA drive                      |
| Outputs                | 2.4V < VOH < 3.3V, VOL < 0.4V                 |
| <i>TAP</i> (*1)        | All Vil<0.8V ViH>2.0V                         |
| TAP TCK(*2)            | 1 <vos<1.65< td=""></vos<1.65<>               |
|                        | -100mV <vth td="" vtl<100mv<=""></vth>        |

(\*1) Not Applicable to TCK version A2

(\*2) Applicable to TCK version A2

#### **Ordering Information**

| GEB P.N.        | Description                                                                    |
|-----------------|--------------------------------------------------------------------------------|
| BSPIO-TTL78U-A1 | 78 LVTTL I/O channels for logic drive and sense, TCK input LVTTL level         |
| BSPIO-TTL78U-A2 | 78 LVTTL I/O channels for logic drive and sense, TCK input balanced LVDS level |



GEB Enterprise S.r.I. General Electronics Business Via Rocca di Papa, 21 –00179 Roma, Italy Phone: 06 7827464 Fax: 06 7806894 Email: info@geb-enterprise.com Web: www.geb-enterprise.com GEB Enterprise s.r.l. reserves the right to make changes in design or specification at any time without notice. Document Rev. 0.6, Printed 17-10-2008 ©2008 GEB-Enterprise s.r.l.

All brand names or product names mentioned are trademarks or registered trademarks of their respective owners